Motorola CPU32 User Manual Page 334

  • Download
  • Add to my manuals
  • Print
  • Page
    / 646
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 333
Floating Point Instructions
5-32 M68000 FAMILY PROGRAMMER’S REFERENCE MANUAL MOTOROLA
FCOSH Hyperbolic Cosine FCOSH
(MC6888X, M68040FPSP)
Instruction Format:
Instruction Fields:
Coprocessor ID field—Specifies which coprocessor in the system is to execute this
instruction. Motorola assemblers default to ID = 1 for the floating-point coprocessor.
Effective Address field—Determines the addressing mode for external operands.
If R/M = 0, this field is unused and should be all zeros.
If R/M = 1, this field is encoded with an M68000 family addressing mode as listed in
the following table:
*Only if < fmt > is byte, word, long, or single.
1514131211109876543210
1111
COPROCESSOR
ID
000
EFFECTIVE ADDRESS
MODE REGISTER
0 R/M 0
SOURCE
SPECIFIER
DESTINATION
REGISTER
0011101
Addressing Mode Mode Register Addressing Mode Mode Register
Dn* 000 reg. number:Dn (xxx).W 111 000
An (xxx).L 111 001
(An) 010 reg. number:An # < data > 111 100
(An) + 011 reg. number:An
– (An) 100 reg. number:An
(d
16
,An) 101 reg. number:An (d
16
,PC) 111 010
(d
8
,An,Xn) 110 reg. number:An (d
8
,PC,Xn) 111 011
(bd,An,Xn) 110 reg. number:An (bd,PC,Xn) 111 011
([bd,An,Xn],od) 110 reg. number:An ([bd,PC,Xn],od) 111 011
([bd,An],Xn,od) 110 reg. number:An ([bd,PC],Xn,od) 111 011
Page view 333
1 2 ... 329 330 331 332 333 334 335 336 337 338 339 ... 645 646

Comments to this Manuals

No comments